

Home

Search Collections Journals About Contact us My IOPscience

Analysis of temperature-dependent electrical transport properties of nonvolatile organic fieldeffect transistor memories based on PMMA film as charge trapping layer

This content has been downloaded from IOPscience. Please scroll down to see the full text. 2016 J. Phys. D: Appl. Phys. 49 125104 (http://iopscience.iop.org/0022-3727/49/12/125104) View the table of contents for this issue, or go to the journal homepage for more

Download details:

IP Address: 219.243.47.194 This content was downloaded on 01/03/2016 at 03:03

Please note that terms and conditions apply.

J. Phys. D: Appl. Phys. 49 (2016) 125104 (7pp)

# Analysis of temperature-dependent electrical transport properties of nonvolatile organic field-effect transistor memories based on PMMA film as charge trapping layer

## Wen Li<sup>1</sup>, Mingdong Yi<sup>1</sup>, Haifeng Ling<sup>1</sup>, Fengning Guo<sup>1</sup>, Tao Wang<sup>1</sup>, Tao Yang<sup>1</sup>, Linghai Xie<sup>1</sup> and Wei Huang<sup>1,2</sup>

<sup>1</sup> Key Laboratory for Organic Electronics and Information Displays & Institute of Advanced Materials (IAM), Jiangsu National Synergetic Innovation Center for Advanced Materials (SICAM), Nanjing University of Posts & Telecommunications, 9 Wenyuan Road, Nanjing 210023, People's Republic of China

<sup>2</sup> Key Laboratory of Flexible Electronics (KLOFE) & Institute of Advanced Materials (IAM), Jiangsu National Synergetic Innovation Center for Advanced Materials (SICAM), Nanjing Tech University (NanjingTech), 30 South Puzhu Road, Nanjing 211816, People's Republic of China

E-mail: iammdyi@njupt.edu.cn, iamlhxie@njupt.edu.cn and iamwhuang@njtech.edu.cn

Received 5 November 2015, revised 17 January 2016 Accepted for publication 22 January 2016 Published 23 February 2016



#### Abstract

The temperature-dependent electrical transport properties of nonvolatile organic field-effect transistor (OFET) memories with Poly (methyl methacrylate) (PMMA) as a charge trapping layer were characterized at four typical temperatures (20 °C, 60 °C, 80 °C and -78.5 °C). It was found that the OFET memories showed strong temperature dependence. The performance degradations, including the memory windows and the retention characteristics, could be observed at both high and low temperatures. The degradations of the OFET memories at 60 °C, 80 °C and -78.5 °C were attributed to both the less electrons trapped by the PMMA film and the easier release of the trapped electrons from the PMMA film, which is caused by the lower crystallinity of pentacene film and the larger contact area between pentacene film and PMMA film, respectively.

Keywords: nonvolatile memory, organic field-effect transistors, temperature dependent, surface morphology

S Online supplementary data available from stacks.iop.org/JPhysD/49/125104/mmedia

(Some figures may appear in colour only in the online journal)

### 1. Introduction

On account of the great potential in application, organic electronics have attracted tremendous attention. Considerable progress has been achieved in organic light-emitting diodes [1, 2], organic field-effect transistors (OFETs) [3, 4], and organic photovoltaic cells [5, 6], etc., making organic

electronics much closer to practical use. As one of the important organic electronic devices, OFET memories are generally expected to be the promising candidates for the next generation memories, owing to their high storage density, nondestructive read-out, easily integrated structure and good compatibility with complementary oxide semiconductors [7–9]. So far, different types of OFET memories have been



**Figure 1.** (a) Transfer (left) and output curves of the memories with PMMA as a charge trapping layer. (Inset) Device configuration of OFET memories with PMMA as an electret layer. (b) Programming and erasing characteristics with programming voltage ( $V_G = 180$  V,  $V_{DS} = -30$  V) and erasing voltage ( $V_G = -200$  V,  $V_{DS} = -30$  V). (c) The retention time of the saturation current at ON and OFF states.

demonstrated such as floating-gate OFET memories [10, 11], polymer electret OFET memories [12, 13] and ferroelectric OFET memories [14]. Many efforts have been devoted to improving the performance of the OFET memories at room temperature, including memory window, on/off current ratio, endurance and retention properties [15-18], etc. However, memory performance could be affected by the operation temperature [19-21], which is an unavoidable issue to achieve the practical application. Although many studies have been conducted to investigate the thermal stability of the OFETs [22–24], the investigation on the temperature-dependent electrical transport properties of the memories based on OFETs is still limited, and the corresponding mechanism of the temperature-dependent effect on the memory performance remains unclear. In addition, there are some temperature requirements for the data storage and operation of thin-film memories. It is usually expected that the temperature ranges of storage and operation are -40 °C to 85 °C and -20 °C to 50 °C [25], respectively, but most researchers mainly focused on the effect of high temperature on device performance while neglecting the effect of low temperature, which is insufficient to comprehensively understand the electrical transport properties of these memories. Since the charge transport and storage process of the OFET memories strongly depend on the following factors: (i) the properties of charge trapping layer, source/drain electrodes and organic active layer [13]; (ii) the interfaces including source-drain electrodes/organic active layer interface and organic active layer/charge trapping layer interface [26]. Therefore, a detailed study would contribute to fully understanding the origin of the temperature dependence of OFET memories.

In the paper, we studied the temperature-dependent electrical transport properties of the OFET memories using PMMA film as a charge trapping layer at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C). In order to investigate the influence of the temperature effect on the memory performance of OFET memories, the pentacene film, the PMMA film, both Au/pentacene interface and pentacene/PMMA interface were analyzed by atomic force microscope (AFM), x-ray diffraction (XRD) and ultraviolet photoelectron

spectroscopy (UPS), respectively. Meanwhile, the mechanism on the thermal stability of the OFET memories was discussed in detail.

#### 2. Experimental

The OFET memories were fabricated in bottom-gate and topcontact configuration, as shown in the inset of figure 1(a). All the devices were fabricated on the heavily-doped Si wafer which served as the gate electrode with 300 nm-thick thermally grown SiO<sub>2</sub> on top. The substrates were cleaned in an ultrasonic bath with acetone and isopropanol for 5 min, respectively, and then dried in the oven at 100 °C after rinsing with deionized water. After the standard cleaning, the polymer electret layer was deposited on the SiO<sub>2</sub>/Si substrate by spincoating PMMA (Sigma-Aldrich, weight-average molecular weight  $M_{\rm W} = 12\,000$ ) solution (in toluene) at 3000 rpm for 1 min. Subsequently, the substrates were transferred in the oven to bake for 1h at 100 °C in the air. After that, pentacene was deposited by thermal vacuum evaporation, which was employed as the active channel layer. Finally, the devices were completed by the formation of Au source and drain electrodes through the metal shadow mask, of which the channel length (L) and channel width (W) were 100 um and 2000  $\mu$ m, respectively. The electrical characteristics of the OFETs memories were measured with an Agilent B1500A semiconductor parameter analyzer under ambient conditions without any encapsulation. For the experiment focusing on the stability under high temperatures, the prepared devices were measured at 60 °C and 80 °C, respectively. For the experiment focusing on the stability under low temperature, the prepared device was put upon a glass petri dish that was filled up with dry ice, and the memory characteristics were measured under such low temperature condition. The thicknesses of Au, pentacene and PMMA films were measured by a Bruker Dektak XT stylus profiler and estimated to be 20 nm, 50 nm and 9.87 nm, respectively. The total capacitance for PMMA and SiO<sub>2</sub> is 11.1 nF cm<sup>-2</sup>. AFM was carried out with a Bruker Scan Asyst to analyze the surface morphology and roughness of the pentacene films and PMMA films. The crystal structures of the



**Figure 2.** (a) Programming and erasing characteristics with programming voltage ( $V_G = 180V$ ,  $V_{DS} = -30V$ ) and erasing voltage ( $V_G = -200V$ ,  $V_{DS} = -30V$ ) at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C). (b) Retention characteristics at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C). (c) Gate leakage current at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C).

pentacene films were investigated by using XRD (Bruker D8 advance). UPS was used for the measurement to the energy barrier between Au electrodes and the pentacene film, using a helium discharge lamp (Hel  $\alpha = 21.2 \text{ eV}$ ) and a hemispherical energy analyzer (Specs PHOIBOS 150).

#### 3. Results and discussion

Figure 1(a) shows the representative output and transfer characteristics of the OFET memories based on PMMA electrets at 20 °C. The memories showed typical p-type OFET behavior with obvious linear regime at lower source-drain voltage  $(V_{\rm DS})$  and saturation regime at higher  $V_{\rm DS}$ , which indicated that holes were well accumulated in the conductive channel in the pentacene layer near the interface between the pentacene film and the PMMA electret layer. From the transfer curve, the carrier mobility  $(\mu)$ , threshold voltage  $(V_{\text{th}})$  and ON/OFF current ratio were calculated to be 0.4 cm<sup>2</sup> V<sup>-1</sup>s<sup>-1</sup>,-14.6V and  $10^6$ , respectively. Figure 1(b) shows the programming and erasing characteristics of the OFET memories at 20 °C. With the application of programming and erasing voltages at 180V and -200V for 1 s, respectively, the measured memory window was approximate 91 V when the  $V_{DS}$  was kept at -30 V. The memory window of the OFET memories was attributed to the trapping and de-trapping of the electrons in the PMMA electret layer, which was consistent with the memory mechanism of the previous reports [9, 27]. Figure 1(c) shows the retention characteristics of the OFET memories at 20 °C. The retention time was measured at  $V_{\rm G} = 0$  V which could avoid the instability caused by the gate bias stress and meanwhile reduce the electrical consumption of the devices. The retention time could be well maintained for at least  $10^4$  s with a high on/off current ratio of over 10<sup>5</sup>, showing that the OFET memories at 20 °C had stable data storage capacity. The above electrical characteristics demonstrated that the OFET memories based on PMMA as a charge trapping layer had reliable memory performance at 20 °C, which were ideally suited to investigating the electrical transport properties of the OFET memories under different temperatures.

To study the temperature-dependent electrical transport properties of the OFET memories based on PMMA, we measured the electrical characteristics of the devices at high temperatures of 60 °C and 80 °C, and at a very low temperature of -78.5 °C. Figure 2(a) shows the programming and erasing characteristics of the OFETs memories at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C). When a programming voltage of 180V was applied to the memories for 1 s with  $V_{\rm DS}$  maintained at -30 V, the transfer curves of the OFET memories at four different temperatures all shifted to the positive direction. However, the shift in the transfer curve at 20 °C was more than that at 60 °C, 80 °C and -78.5 °C, meaning that more electrons were trapped by the PMMA electret layer during the programming process at room temperature as compared to at 60 °C, 80 °C and -78.5 °C. After applying an erasing voltage of -200 V for 1 s to the memories, the transfer curves of these OFET memories substantially returned closely to their initial states, which meant that those electrons trapped by the PMMA electret layer at four different temperatures all could be released and further combined with holes in the conductive channel. As a result, the different memory windows of the OFET memories at four different temperatures were obtained under the same programming/erasing voltage, which were 90.8V (20 °C), 82.3V (60 °C), 80.1V (80 °C) and 72.3V (-78.5 °C), respectively. Figure 2(b) shows the retention characteristics of the OFET memories at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C). Compared to the ON states, the OFF states of the OFET memories exhibited stronger temperature dependence. The OFF states currents at 80 °C and -78.5 °C showed much more degradation than that of the memories at 20 °C, showing that the trapped electrons in the PMMA electret layer at 80 °C and -78.5 °C were very difficult to preserve and easily released under the same erasing voltage, while OFF state characteristics of the memories at 60 °C were quite stable, which was similar to the devices at 20 °C. In addition, the OFF state current at -78.5 °C was increased by more than one order of magnitude than at 20 °C, while the OFF state current at 80 °C was decreased by almost one order of magnitude than at 20 °C. To demonstrate the operating stabilities and reliabilities of the OFET memories at different temperatures, the bias stress on the OFETs at four different temperatures was measured [28], as shown in figure S1 (stacks.iop.org/ JPhysD/49/125104/mmedia) in the supporting information. We also measured the transfer characteristics before and after



**Figure 3.** AFM images (5  $\mu$ m × 5  $\mu$ m) of pentacene thin films on PMMA layers after thermal annealing at (a) 20 °C, (b) 60 °C, (c) 80 °C and (d) -78.5 °C. The insets show the corresponding 1  $\mu$ m × 1  $\mu$ m AFM images. (e) X-ray diffraction patterns of pentacene thin films after thermal annealing at 20 °C, 60 °C, 80 °C and -78.5 °C. The thickness of the pentacene was 50 nm.

the retention time and several switching cycles for each device, as shown in figures S2 and S3, respectively. In these two cases, the shifts of  $V_{\rm th}$  were relatively small compared to the large memory window of the OFET memories, showing that the OFET memories have high operating stabilities and reliabilities. Figure 2(c) shows the characteristics of gate leakage currents at different temperatures. For the devices measured at positive temperatures (20 °C, 60 °C and 80 °C), the current densities increased with the increase of temperatures, which agreed well with the results about the thermal conductivity of PMMA in the previous reports [29]. However, the device at -78.5 °C showed the highest current density among these devices at different temperatures, which was not consistent with the variation trend. It should be noticed that our devices were measured in the ambient air, so the effect of oxygen and humidity should be considered. It has been demonstrated that pentacene OFETs are more sensitive towards humidity than oxygen [30]. In our experiments, the humidity (RH) of the ambient air was kept at 16-18%. Such humidity (<20%) had less effect on the devices measured at positive temperatures, but the humidity significantly increased on the device surface and further affected the devices measured at low temperature by diffusing into the grain boundaries of pentacene, leading to a high OFF state current [31, 32]. In contrast to the OFF states, the ON states of the OFET memories at four different temperatures showed a similar degradation tendency, meaning that the programming process would not be easily affected by the temperature effect. Therefore, we believe that the performance degradation of the OFET memories at the high and low

temperatures was attributed to the less electrons trapped by the PMMA electret layer, easier release of the trapped electrons from the PMMA electret layer which were caused by the temperature effect as well as the humidity effect.

In order to investigate the influence of the temperature effect on the charge trapping and de-trapping process, AFM images of 50nm pentacene film grown on PMMA/SiO<sub>2</sub>/Si substrate at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C) were characterized, as shown in figure 3. The pentacene films at both 20 °C and 60 °C were composed of grains with distinct terraces, which indicated the pentacene films of higher crystallinity, as shown in figures 3(a) and (b). However, the terraces of the grains, which were composed of pentacene films, became vague at 80 °C, and even completely disappeared at -78.5 °C, as shown in figures 3(c) and (d), respectively. We considered that the decrease in the crystallinity of pentacene films at 80 °C was mainly attributed to the thermal degradation, while the decrease in the crystallinity of pentacene films at -78.5 °C resulted from the thermallyinduced humidity effect. The crystallinity of pentacene films at four different temperatures were further confirmed by XRD, as shown in figure 3(e). The XRD spectra of pentacene films at four different temperatures all appeared as a series of patterns with (00k) peaks. High intensities can be observed at  $2\theta = 5.34 \pm 0.02^{\circ}$ , which diffracted from the thin-film phase of pentacene films [33, 34], showing that the crystalline structure of pentacene films was not affected by the temperature effects. However, the diffracted intensities of pentacene films at 60 °C, 80 °C and -78.5 °C were lower than that at 20 °C, the



**Figure 4.** Plot of On resistance versus channel length for OFET memories with PMMA as a charge trapping layer at (a) 20 °C, (b) 60 °C, (c) 80 °C and (d) -78.5 °C. The value of gate voltages varies from -30V to -50V in steps of 5V.

variation of the diffracted intensity of pentacene films at four different temperatures was basically consistent with the terrace's clarity of pentacene grains shown by the AFM images, further demonstrating that the crystallinity of pentacene films at 80 °C and -78.5 °C were lower than that at 20 °C and 60 °C. From the AFM and XRD results, it can be concluded that both the high temperature effect as well as the humidity effect resulting from low temperature had direct influences on the crystallinity rather than the crystal structure of pentacene films, and the crystallinity of pentacene films would decrease when the pentacene-based OFET memories were at both high and low temperatures. The lower crystallinity of pentacene films could generate a higher density of physical defects in the pentacene films, the Au/pentacene and the pentacene/PMMA interface, which could significantly affect charge injection, charge trapping and de-trapping during the memory process. Therefore, we believe that the performance degradations of the OFET memories at the lower and higher temperatures were related to the decreased crystallinity of pentacene films.

To further understand the effect of pentacene film crystallinity on the performance of the OFET memories, we measured the value of the total resistance on channel length of OFET memories at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C), and the contact resistance ( $R_{\rm C}$ ) between Au electrodes and pentacene films was obtained from the intercept by extrapolating the resistance line at various gate voltages ( $V_{\rm G}$ ) to the zero channel length, as shown in figure 4. The  $R_{\rm C}$  of the OFET memories at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C) were 1.60 MΩ (20 °C), 1.64 MΩ (60 °C), 1.66 MΩ (80 °C) and 1.72 MΩ (-78.5 °C), respectively. The variation of the  $R_{\rm C}$  matched well with the crystallinity of pentacene films at four different temperatures, that is, the  $R_{\rm C}$  increased as the crystallinity decreased. It was well known that the  $R_{\rm C}$  of the OFETs was related to both the interface and the energy barrier between the source/drain electrodes and organic semiconductor layers [35]. The UPS spectra was measured to study the energy barrier between Au electrodes and pentacene films at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C), as shown in figure S4 of the supplementary information. From the UPS spectra, the energy barrier between Au electrodes and pentacene films at four different temperatures remained unchanged. Therefore, it can be concluded that the variation of the  $R_{\rm C}$  was mainly caused by the interface between Au electrodes and pentacene films which was affected by the crystallinity of pentacene films. As the crystallinity of pentacene films decreased, it would generate a high density of physical defects at the interface between Au electrodes and pentacene films which increased the  $R_{\rm C}$ , leading to a decrease in the hole-injection ability from Au electrodes to pentacene films. Thus the number of the electrons induced by the injected holes also reduced in the conductive channel between the pentacene film and the PMMA layer. As a result, compared to the OFET memories at 20 °C, less electrons were trapped by PMMA layers in the OFET memories at 60 °C, 80 °C and -78.5 °C during the programming process, resulting in smaller shifts of the transfer curves under the same programming voltage.

For the charge trapping OFET memories, the process of charge trapping and de-trapping mainly occurred between the active layer and the electret layer, so it was necessary to research the variation in their interfaces at different temperatures. The AFM images of 10 nm-thick pentacene film grown on PMMA/SiO<sub>2</sub>/Si substrate at four different temperatures  $(20 \degree C, 60 \degree C, 80 \degree C and -78.5 \degree C)$  were measured, as shown in figures 5(a)-(d). It can be seen that there was no appreciable difference in the morphologies of 10nm-thick pentacene films at high temperatures, and their films were composed of grains with distinct terraces, as shown in the insets of figures 5(a)-(d). However, compared to pentacene film at 20 °C, the root-mean-square (rms) roughness of pentacene films at 60 °C and 80 °C exhibited decreases from 2.31 nm to 2.29 and 2.25 nm, respectively. The pentacene film at -78.5 °C showed different morphology, which consisted of very vague pentacene grains due to high humidity, and its corresponding rms roughness also decreased to 2.14 nm. Figures 5(e)–(h) show the AFM images of PMMA film grown on SiO<sub>2</sub>/Si substrate at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C), and the corresponding 3D AFM images of PMMA film are shown in figures 5(i)-(l). Compared to the PMMA film at high temperatures, the morphology of PMMA film at -78.5 °C obviously changed, and many small projections formed on the surface. Meanwhile, the rms roughness of PMMA film at four different temperatures was estimated to be 0.266 nm (20 °C), 0.266 nm (60 °C), 0.273 nm (80 °C) and  $0.277 \,\mathrm{nm} \,(-78.5 \,^{\circ}\mathrm{C})$ , respectively. In view of the AFM results of 10 nm-thick pentacene films, it was found that the rms



**Figure 5.** AFM images (5  $\mu$ m × 5  $\mu$ m) of 10 nm-thick pentacene films on the PMMA layer after thermal annealing at (a) 20 °C, (b) 60 °C, (c) 80 °C and (d) -78.5 °C. The insets show the corresponding 1  $\mu$ m × 1  $\mu$ m AFM images. AFM images (5  $\mu$ m × 5  $\mu$ m) of the PMMA layer after thermal annealing at (e) 20 °C, (f) 60 °C, (g) 80 °C and (h) -78.5 °C. 3D AFM images (1  $\mu$ m × 1  $\mu$ m) of the PMMA layer after thermal annealing at (i) 20 °C, (j) 60 °C, (k) 80 °C and (l) -78.5 °C.

variation of pentacene films was opposite to that of the PMMA films at four different temperatures, which was mainly caused by the lower crystallinity of pentacene films on the rougher surface of PMMA film. Meanwhile, combined with the 3D AFM images of pentacene films and the PMMA films at four different temperatures (20 °C, 60 °C, 80 °C and -78.5 °C), we can assume that the contact areas between pentacene films and PMMA films at 60 °C, 80 °C and -78.5 °C were larger than that at 20 °C, which made it easier for charge transfer from PMMA films to pentacene films. That is, it was difficult to preserve the trapped electrons in the PMMA film due to the larger contact area, and the trapped electrons in the PMMA film could be more easily released and transferred to the pentacene film under the same erasing voltage which resulted in more retention degradation in OFF states of OFET memories at 80 °C and -78.5 °C than that of OFET memories at 20 °C.

#### 4. Conclusions

The temperature-dependent electrical transport properties of the OFET memories based on PMMA as a charge trapping layer were investigated at four different temperatures  $(20 \,^{\circ}C, 60 \,^{\circ}C, 80 \,^{\circ}C \text{ and } -78.5 \,^{\circ}C)$ . It was found that the OFET memories at both high and low temperatures showed degradations on memory performance compared to the devices at 20  $\,^{\circ}C$ . The high gate leakage current at low temperature indicated that the devices may be affected by the humidity in ambient air. The AFM and XRD of pentacene films and PMMA films at four different temperatures revealed that the origins of the performance degradations of the OFET memories at both high and low temperatures were attributed to the lower crystallinity of pentacene film and the larger contact area between pentacene film and PMMA film, which resulted in less electrons being trapped by the PMMA film and an easier release of the trapped electrons from the PMMA film, respectively.

#### Acknowledgments

The project was supported by the National Basic Research Program of China (2012CB723402, 2015CB932200), National Natural Science Foundation of China (61475074, 61204095, 61136003, 61377019, 61377019), National Science Fund for Excellent Young Scholars (21322402), Changjiang Scholars and Innovative Research Team in University(IRT\_15R37), the Natural Science Foundation of the Education Committee of Jiangsu Province, China (14KJB510027), Synergetic Innovation Center for Organic Electronics and Information Displays, A Project Funded by the Priority Academic Program Development of Jiangsu Higher Education Institutions (PAPD), the Research Fund for Postgraduate Innovation Project of Jiangsu Province (CXZZ13\_0475).

#### References

- Wang Q, Ding J, Ma D, Cheng Y, Wang L, Jing X and Wang F 2009 Adv. Funct. Mater. 19 84–95
- [2] Zhang Q S, Li B, Huang S P, Nomura H, Tanaka H and Adachi C 2014 Nat. Photon. 8 326–32
- [3] Yi M, Guo Y, Guo J, Yang T, Chai Y, Fan Q, Xie L and Huang W 2014 J. Mater. Chem. C 2 2998–3004
- [4] Sirringhaus H 2014 Adv. Mater. 26 1319–35
- [5] Kim J Y, Lee K, Coates N E, Moses D, Nguyen T Q, Dante M and Heeger A J 2007 Science 317 222–5
- [6] You J B et al 2013 Nat. Commun. 4 1446
- [7] Sekitani T, Yokota T, Zschieschang U, Klauk H, Bauer S, Takeuchi K, Takamiya M, Sakurai T and Someya T 2009 *Science* 326 1516–9
- [8] Guo Y, Di C, Ye S, Sun X, Zheng J, Wen Y, Wu W, Yu G and Liu Y 2009 Adv. Mater. 21 1954–9
- [9] Baeg K J, Khim D, Kim J, Yang B D, Kang M, Jung S W, You I K, Kim D Y and Noh Y Y 2012 Adv. Funct. Mater. 22 2915–26
- [10] Du Z Z et al 2013 RSC Adv. 48 25788–91
- [11] Kim S J and Lee J S 2010 Nano Lett. 10 2884-90
- [12] Chou Y H, Chang H C, Liu C L and Chen W C 2015 Polym. Chem. 6 341–52
- [13] Baeg K J, Noh Y Y, Ghim J, Lim B and Kim D Y 2008 Adv. Funct. Mater. 18 3678–85
- [14] Naber R C G, Tanase C, Blom P W M, Gelinck G H, Marsman A W, Touwslager F J, Setayesh S and de Leeuw D M 2005 Nat. Mater. 4 243–8
- [15] Wang W, Shi J and Ma D 2009 IEEE Trans. Electron Devices 56 1036–9
- [16] She X J, Liu C H, Sun Q J, Gao X and Wang S D 2012 Org. Electron. 13 1908–15
- [17] Tseng C W, Huang D C and Tao Y T 2013 ACS Appl. Mater. Interfaces 5 9528–36

- [18] Zhou Y, Han S T, Sonar P and Roy V A L 2013 *Sci. Rep.* **3** 2319
- [19] Ren X C, Wang S M, Leung C W, Yan F and Chan P K L 2011 Appl. Phys. Lett. 99 043303
- [20] Li T K, Hsu S T and Ulrich B D 2003 IEEE Trans. Electron Devices 50 2280–5
- [21] Taylor D J, Jones R E, Zurcher P, Chu P, Lii Y T, Jiang B and Gillespie S J 1996 Appl. Phys. Lett. 68 2300–2
- [22] Letizia J A, Rivnay J, Facchetti A, Ratner M A and Marks T J 2010 Adv. Funct. Mater. 20 50–8
- [23] Horowitz G, Hajlaoui M E and Hajlaoui R 2000 J. Appl. Phys. 87 4456–63
- [24] Podzorov V, Menard E, Borissov A, Kiryukhin V, Rogers J A and Gershenson M E 2004 Phys. Rev. Lett. 93 086602
- [25] Heremans P, Gelinck G H, Muller R, Baeg K J, Kim D Y and Noh Y Y 2011 Chem. Mater. 23 341–58
- [26] Sangeeth C S S, Stadler P, Schaur S, Sariciftei N S and Menon R 2010 J. Appl. Phys. 108 113703
- [27] Shang L W, Ji Z Y, Wang H, Chen Y P, Liu X, Han M X and Liu M 2011 IEEE Electron. Device Lett. 32 1451–3
- [28] Rudtsch S and Hammerschmidt U 2004 Int. J. Thermophys. 25 1475–82
- [29] Debucquoy M, Verlaak S, Steudel S, Myny K, Genoe J and Heremans P 2007 Appl. Phys. Lett. 91 103508
- [30] Zhu Z T, Mason J T, Dieckmann R and Malliaras G G 2002 Appl. Phys. Lett. 81 4643–5
- [31] Qiu Y, Hu Y, Dong G, Wang L, Xie J and Ma Y 2003 Appl. Phys. Lett. 83 1644–6
- [32] Li D, Borkent E J, Nortrup R, Moon H, Katz H and Bao Z 2005 Appl. Phys. Lett. 86 042105
- [33] Dimitrakopoulos C D, Brown A R and Pomp A 1996 J. Appl. Phys. 80 2501–8
- [34] Lin Y Y, Gundlach D I, Nelson S F and Jackson T N 1997 IEEE Trans. Electron Devices 44 1325–31
- [35] Di C, Liu Y, Yu G and Zhu D 2009 Acc. Chem. Res. 42 1573–83